Coding And Debugging RISC-V

Coding And Debugging RISC-V

Source Node: 2369081

As monolithic device scaling continues to wind down and evolve toward increasingly heterogeneous designs, it has created an inflection point for chip architects to create customized cores that are much more energy efficient and faster than off-the-shelf processors. Zdeněk Přikryl, CTO of Codasip, talks about where RISC-V fits into this picture, using a modular ISA and custom instruction layer to enable differentiation. He also examines the various steps to develop code for RISC-V designs using a front-end high-level programming language, followed by optimization, to produce an assembly or object file, and looks at at what LLVM brings to the table.

[embedded content]

Alternative Text

Ann Mutschler

  (all posts)
Ann Mutschler is executive editor at Semiconductor Engineering.

Time Stamp:

More from Semi Engineering