As designers strive to pack more and more functionality into todays’ SoC’s, design size (in terms of the number of transistors packed into a chip) is growing almost exponentially. This growth brings with it an unbounded increase in not just the technical complexity of performing the physical layout of the design due to capacity challenges, but also requires designers to make choices that can have profound effects on a design’s ultimate tractability and marketability.
For these large, complex designs, a flat layout methodology is no longer an option. Prohibitive implementation runtime coupled with high memory requirements means that these designs have to be implemented hierarchically in a divide and conquer methodology.
Click here to read more.
- SEO Powered Content & PR Distribution. Get Amplified Today.
- PlatoData.Network Vertical Generative Ai. Empower Yourself. Access Here.
- PlatoAiStream. Web3 Intelligence. Knowledge Amplified. Access Here.
- PlatoESG. Carbon, CleanTech, Energy, Environment, Solar, Waste Management. Access Here.
- PlatoHealth. Biotech and Clinical Trials Intelligence. Access Here.
- Source: https://semiengineering.com/ic-compiler-ii-finding-the-best-floorplan-fast/
- :is
- :not
- a
- almost
- also
- an
- and
- BE
- BEST
- Brings
- but
- CAN
- Capacity
- challenges
- chip
- choices
- compiler
- complex
- complexity
- conquer
- coupled
- Design
- designers
- designs
- divide
- due
- effects
- exponentially
- FAST
- finding
- flat
- functionality
- Growing
- Growth
- Have
- High
- HTML
- HTTPS
- ii
- implementation
- implemented
- in
- Increase
- into
- IT
- jpg
- just
- large
- Layout
- longer
- make
- means
- Memory
- Methodology
- more
- no
- number
- of
- on
- Option
- Pack
- packed
- performing
- physical
- plato
- Plato Data Intelligence
- PlatoData
- profound
- Read
- Requirements
- requires
- runtime
- Size
- strive
- Technical
- terms
- that
- The
- These
- this
- to
- ultimate
- with
- zephyrnet